Current Path : /sys/amd64/compile/hs32/modules/usr/src/sys/modules/send/@/contrib/octeon-sdk/ |
FreeBSD hs32.drive.ne.jp 9.1-RELEASE FreeBSD 9.1-RELEASE #1: Wed Jan 14 12:18:08 JST 2015 root@hs32.drive.ne.jp:/sys/amd64/compile/hs32 amd64 |
Current File : //sys/amd64/compile/hs32/modules/usr/src/sys/modules/send/@/contrib/octeon-sdk/cvmx-iob-defs.h |
/***********************license start*************** * Copyright (c) 2003-2010 Cavium Networks (support@cavium.com). All rights * reserved. * * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are * met: * * * Redistributions of source code must retain the above copyright * notice, this list of conditions and the following disclaimer. * * * Redistributions in binary form must reproduce the above * copyright notice, this list of conditions and the following * disclaimer in the documentation and/or other materials provided * with the distribution. * * Neither the name of Cavium Networks nor the names of * its contributors may be used to endorse or promote products * derived from this software without specific prior written * permission. * This Software, including technical data, may be subject to U.S. export control * laws, including the U.S. Export Administration Act and its associated * regulations, and may be subject to export or import regulations in other * countries. * TO THE MAXIMUM EXTENT PERMITTED BY LAW, THE SOFTWARE IS PROVIDED "AS IS" * AND WITH ALL FAULTS AND CAVIUM NETWORKS MAKES NO PROMISES, REPRESENTATIONS OR * WARRANTIES, EITHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, WITH RESPECT TO * THE SOFTWARE, INCLUDING ITS CONDITION, ITS CONFORMITY TO ANY REPRESENTATION OR * DESCRIPTION, OR THE EXISTENCE OF ANY LATENT OR PATENT DEFECTS, AND CAVIUM * SPECIFICALLY DISCLAIMS ALL IMPLIED (IF ANY) WARRANTIES OF TITLE, * MERCHANTABILITY, NONINFRINGEMENT, FITNESS FOR A PARTICULAR PURPOSE, LACK OF * VIRUSES, ACCURACY OR COMPLETENESS, QUIET ENJOYMENT, QUIET POSSESSION OR * CORRESPONDENCE TO DESCRIPTION. THE ENTIRE RISK ARISING OUT OF USE OR * PERFORMANCE OF THE SOFTWARE LIES WITH YOU. ***********************license end**************************************/ /** * cvmx-iob-defs.h * * Configuration and status register (CSR) type definitions for * Octeon iob. * * This file is auto generated. Do not edit. * * <hr>$Revision$<hr> * */ #ifndef __CVMX_IOB_TYPEDEFS_H__ #define __CVMX_IOB_TYPEDEFS_H__ #define CVMX_IOB_BIST_STATUS (CVMX_ADD_IO_SEG(0x00011800F00007F8ull)) #define CVMX_IOB_CTL_STATUS (CVMX_ADD_IO_SEG(0x00011800F0000050ull)) #if CVMX_ENABLE_CSR_ADDRESS_CHECKING #define CVMX_IOB_DWB_PRI_CNT CVMX_IOB_DWB_PRI_CNT_FUNC() static inline uint64_t CVMX_IOB_DWB_PRI_CNT_FUNC(void) { if (!(OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN52XX) || OCTEON_IS_MODEL(OCTEON_CN56XX) || OCTEON_IS_MODEL(OCTEON_CN58XX) || OCTEON_IS_MODEL(OCTEON_CN63XX))) cvmx_warn("CVMX_IOB_DWB_PRI_CNT not supported on this chip\n"); return CVMX_ADD_IO_SEG(0x00011800F0000028ull); } #else #define CVMX_IOB_DWB_PRI_CNT (CVMX_ADD_IO_SEG(0x00011800F0000028ull)) #endif #define CVMX_IOB_FAU_TIMEOUT (CVMX_ADD_IO_SEG(0x00011800F0000000ull)) #if CVMX_ENABLE_CSR_ADDRESS_CHECKING #define CVMX_IOB_I2C_PRI_CNT CVMX_IOB_I2C_PRI_CNT_FUNC() static inline uint64_t CVMX_IOB_I2C_PRI_CNT_FUNC(void) { if (!(OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN52XX) || OCTEON_IS_MODEL(OCTEON_CN56XX) || OCTEON_IS_MODEL(OCTEON_CN58XX) || OCTEON_IS_MODEL(OCTEON_CN63XX))) cvmx_warn("CVMX_IOB_I2C_PRI_CNT not supported on this chip\n"); return CVMX_ADD_IO_SEG(0x00011800F0000010ull); } #else #define CVMX_IOB_I2C_PRI_CNT (CVMX_ADD_IO_SEG(0x00011800F0000010ull)) #endif #define CVMX_IOB_INB_CONTROL_MATCH (CVMX_ADD_IO_SEG(0x00011800F0000078ull)) #define CVMX_IOB_INB_CONTROL_MATCH_ENB (CVMX_ADD_IO_SEG(0x00011800F0000088ull)) #define CVMX_IOB_INB_DATA_MATCH (CVMX_ADD_IO_SEG(0x00011800F0000070ull)) #define CVMX_IOB_INB_DATA_MATCH_ENB (CVMX_ADD_IO_SEG(0x00011800F0000080ull)) #define CVMX_IOB_INT_ENB (CVMX_ADD_IO_SEG(0x00011800F0000060ull)) #define CVMX_IOB_INT_SUM (CVMX_ADD_IO_SEG(0x00011800F0000058ull)) #if CVMX_ENABLE_CSR_ADDRESS_CHECKING #define CVMX_IOB_N2C_L2C_PRI_CNT CVMX_IOB_N2C_L2C_PRI_CNT_FUNC() static inline uint64_t CVMX_IOB_N2C_L2C_PRI_CNT_FUNC(void) { if (!(OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN52XX) || OCTEON_IS_MODEL(OCTEON_CN56XX) || OCTEON_IS_MODEL(OCTEON_CN58XX) || OCTEON_IS_MODEL(OCTEON_CN63XX))) cvmx_warn("CVMX_IOB_N2C_L2C_PRI_CNT not supported on this chip\n"); return CVMX_ADD_IO_SEG(0x00011800F0000020ull); } #else #define CVMX_IOB_N2C_L2C_PRI_CNT (CVMX_ADD_IO_SEG(0x00011800F0000020ull)) #endif #if CVMX_ENABLE_CSR_ADDRESS_CHECKING #define CVMX_IOB_N2C_RSP_PRI_CNT CVMX_IOB_N2C_RSP_PRI_CNT_FUNC() static inline uint64_t CVMX_IOB_N2C_RSP_PRI_CNT_FUNC(void) { if (!(OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN52XX) || OCTEON_IS_MODEL(OCTEON_CN56XX) || OCTEON_IS_MODEL(OCTEON_CN58XX) || OCTEON_IS_MODEL(OCTEON_CN63XX))) cvmx_warn("CVMX_IOB_N2C_RSP_PRI_CNT not supported on this chip\n"); return CVMX_ADD_IO_SEG(0x00011800F0000008ull); } #else #define CVMX_IOB_N2C_RSP_PRI_CNT (CVMX_ADD_IO_SEG(0x00011800F0000008ull)) #endif #if CVMX_ENABLE_CSR_ADDRESS_CHECKING #define CVMX_IOB_OUTB_COM_PRI_CNT CVMX_IOB_OUTB_COM_PRI_CNT_FUNC() static inline uint64_t CVMX_IOB_OUTB_COM_PRI_CNT_FUNC(void) { if (!(OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN52XX) || OCTEON_IS_MODEL(OCTEON_CN56XX) || OCTEON_IS_MODEL(OCTEON_CN58XX) || OCTEON_IS_MODEL(OCTEON_CN63XX))) cvmx_warn("CVMX_IOB_OUTB_COM_PRI_CNT not supported on this chip\n"); return CVMX_ADD_IO_SEG(0x00011800F0000040ull); } #else #define CVMX_IOB_OUTB_COM_PRI_CNT (CVMX_ADD_IO_SEG(0x00011800F0000040ull)) #endif #define CVMX_IOB_OUTB_CONTROL_MATCH (CVMX_ADD_IO_SEG(0x00011800F0000098ull)) #define CVMX_IOB_OUTB_CONTROL_MATCH_ENB (CVMX_ADD_IO_SEG(0x00011800F00000A8ull)) #define CVMX_IOB_OUTB_DATA_MATCH (CVMX_ADD_IO_SEG(0x00011800F0000090ull)) #define CVMX_IOB_OUTB_DATA_MATCH_ENB (CVMX_ADD_IO_SEG(0x00011800F00000A0ull)) #if CVMX_ENABLE_CSR_ADDRESS_CHECKING #define CVMX_IOB_OUTB_FPA_PRI_CNT CVMX_IOB_OUTB_FPA_PRI_CNT_FUNC() static inline uint64_t CVMX_IOB_OUTB_FPA_PRI_CNT_FUNC(void) { if (!(OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN52XX) || OCTEON_IS_MODEL(OCTEON_CN56XX) || OCTEON_IS_MODEL(OCTEON_CN58XX) || OCTEON_IS_MODEL(OCTEON_CN63XX))) cvmx_warn("CVMX_IOB_OUTB_FPA_PRI_CNT not supported on this chip\n"); return CVMX_ADD_IO_SEG(0x00011800F0000048ull); } #else #define CVMX_IOB_OUTB_FPA_PRI_CNT (CVMX_ADD_IO_SEG(0x00011800F0000048ull)) #endif #if CVMX_ENABLE_CSR_ADDRESS_CHECKING #define CVMX_IOB_OUTB_REQ_PRI_CNT CVMX_IOB_OUTB_REQ_PRI_CNT_FUNC() static inline uint64_t CVMX_IOB_OUTB_REQ_PRI_CNT_FUNC(void) { if (!(OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN52XX) || OCTEON_IS_MODEL(OCTEON_CN56XX) || OCTEON_IS_MODEL(OCTEON_CN58XX) || OCTEON_IS_MODEL(OCTEON_CN63XX))) cvmx_warn("CVMX_IOB_OUTB_REQ_PRI_CNT not supported on this chip\n"); return CVMX_ADD_IO_SEG(0x00011800F0000038ull); } #else #define CVMX_IOB_OUTB_REQ_PRI_CNT (CVMX_ADD_IO_SEG(0x00011800F0000038ull)) #endif #if CVMX_ENABLE_CSR_ADDRESS_CHECKING #define CVMX_IOB_P2C_REQ_PRI_CNT CVMX_IOB_P2C_REQ_PRI_CNT_FUNC() static inline uint64_t CVMX_IOB_P2C_REQ_PRI_CNT_FUNC(void) { if (!(OCTEON_IS_MODEL(OCTEON_CN38XX) || OCTEON_IS_MODEL(OCTEON_CN52XX) || OCTEON_IS_MODEL(OCTEON_CN56XX) || OCTEON_IS_MODEL(OCTEON_CN58XX) || OCTEON_IS_MODEL(OCTEON_CN63XX))) cvmx_warn("CVMX_IOB_P2C_REQ_PRI_CNT not supported on this chip\n"); return CVMX_ADD_IO_SEG(0x00011800F0000018ull); } #else #define CVMX_IOB_P2C_REQ_PRI_CNT (CVMX_ADD_IO_SEG(0x00011800F0000018ull)) #endif #define CVMX_IOB_PKT_ERR (CVMX_ADD_IO_SEG(0x00011800F0000068ull)) #if CVMX_ENABLE_CSR_ADDRESS_CHECKING #define CVMX_IOB_TO_CMB_CREDITS CVMX_IOB_TO_CMB_CREDITS_FUNC() static inline uint64_t CVMX_IOB_TO_CMB_CREDITS_FUNC(void) { if (!(OCTEON_IS_MODEL(OCTEON_CN52XX) || OCTEON_IS_MODEL(OCTEON_CN63XX))) cvmx_warn("CVMX_IOB_TO_CMB_CREDITS not supported on this chip\n"); return CVMX_ADD_IO_SEG(0x00011800F00000B0ull); } #else #define CVMX_IOB_TO_CMB_CREDITS (CVMX_ADD_IO_SEG(0x00011800F00000B0ull)) #endif /** * cvmx_iob_bist_status * * IOB_BIST_STATUS = BIST Status of IOB Memories * * The result of the BIST run on the IOB memories. */ union cvmx_iob_bist_status { uint64_t u64; struct cvmx_iob_bist_status_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_23_63 : 41; uint64_t xmdfif : 1; /**< xmdfif_bist_status */ uint64_t xmcfif : 1; /**< xmcfif_bist_status */ uint64_t iorfif : 1; /**< iorfif_bist_status */ uint64_t rsdfif : 1; /**< rsdfif_bist_status */ uint64_t iocfif : 1; /**< iocfif_bist_status */ uint64_t icnrcb : 1; /**< icnr_cb_reg_fifo_bist_status */ uint64_t icr0 : 1; /**< icr_bist_req_fifo0_status */ uint64_t icr1 : 1; /**< icr_bist_req_fifo1_status */ uint64_t icnr1 : 1; /**< Reserved */ uint64_t icnr0 : 1; /**< icnr_reg_mem0_bist_status */ uint64_t ibdr0 : 1; /**< ibdr_bist_req_fifo0_status */ uint64_t ibdr1 : 1; /**< ibdr_bist_req_fifo1_status */ uint64_t ibr0 : 1; /**< ibr_bist_rsp_fifo0_status */ uint64_t ibr1 : 1; /**< ibr_bist_rsp_fifo1_status */ uint64_t icnrt : 1; /**< icnr_tag_cb_reg_fifo_bist_status */ uint64_t ibrq0 : 1; /**< ibrq_bist_req_fifo0_status */ uint64_t ibrq1 : 1; /**< ibrq_bist_req_fifo1_status */ uint64_t icrn0 : 1; /**< icr_ncb_bist_mem0_status */ uint64_t icrn1 : 1; /**< icr_ncb_bist_mem1_status */ uint64_t icrp0 : 1; /**< icr_pko_bist_mem0_status */ uint64_t icrp1 : 1; /**< icr_pko_bist_mem1_status */ uint64_t ibd : 1; /**< ibd_bist_mem0_status */ uint64_t icd : 1; /**< icd_ncb_fifo_bist_status */ #else uint64_t icd : 1; uint64_t ibd : 1; uint64_t icrp1 : 1; uint64_t icrp0 : 1; uint64_t icrn1 : 1; uint64_t icrn0 : 1; uint64_t ibrq1 : 1; uint64_t ibrq0 : 1; uint64_t icnrt : 1; uint64_t ibr1 : 1; uint64_t ibr0 : 1; uint64_t ibdr1 : 1; uint64_t ibdr0 : 1; uint64_t icnr0 : 1; uint64_t icnr1 : 1; uint64_t icr1 : 1; uint64_t icr0 : 1; uint64_t icnrcb : 1; uint64_t iocfif : 1; uint64_t rsdfif : 1; uint64_t iorfif : 1; uint64_t xmcfif : 1; uint64_t xmdfif : 1; uint64_t reserved_23_63 : 41; #endif } s; struct cvmx_iob_bist_status_cn30xx { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_18_63 : 46; uint64_t icnrcb : 1; /**< Reserved */ uint64_t icr0 : 1; /**< Reserved */ uint64_t icr1 : 1; /**< Reserved */ uint64_t icnr1 : 1; /**< Reserved */ uint64_t icnr0 : 1; /**< icnr_reg_mem0_bist_status */ uint64_t ibdr0 : 1; /**< ibdr_bist_req_fifo0_status */ uint64_t ibdr1 : 1; /**< ibdr_bist_req_fifo1_status */ uint64_t ibr0 : 1; /**< ibr_bist_rsp_fifo0_status */ uint64_t ibr1 : 1; /**< ibr_bist_rsp_fifo1_status */ uint64_t icnrt : 1; /**< Reserved */ uint64_t ibrq0 : 1; /**< ibrq_bist_req_fifo0_status */ uint64_t ibrq1 : 1; /**< ibrq_bist_req_fifo1_status */ uint64_t icrn0 : 1; /**< icr_ncb_bist_mem0_status */ uint64_t icrn1 : 1; /**< icr_ncb_bist_mem1_status */ uint64_t icrp0 : 1; /**< icr_pko_bist_mem0_status */ uint64_t icrp1 : 1; /**< icr_pko_bist_mem1_status */ uint64_t ibd : 1; /**< ibd_bist_mem0_status */ uint64_t icd : 1; /**< icd_ncb_fifo_bist_status */ #else uint64_t icd : 1; uint64_t ibd : 1; uint64_t icrp1 : 1; uint64_t icrp0 : 1; uint64_t icrn1 : 1; uint64_t icrn0 : 1; uint64_t ibrq1 : 1; uint64_t ibrq0 : 1; uint64_t icnrt : 1; uint64_t ibr1 : 1; uint64_t ibr0 : 1; uint64_t ibdr1 : 1; uint64_t ibdr0 : 1; uint64_t icnr0 : 1; uint64_t icnr1 : 1; uint64_t icr1 : 1; uint64_t icr0 : 1; uint64_t icnrcb : 1; uint64_t reserved_18_63 : 46; #endif } cn30xx; struct cvmx_iob_bist_status_cn30xx cn31xx; struct cvmx_iob_bist_status_cn30xx cn38xx; struct cvmx_iob_bist_status_cn30xx cn38xxp2; struct cvmx_iob_bist_status_cn30xx cn50xx; struct cvmx_iob_bist_status_cn30xx cn52xx; struct cvmx_iob_bist_status_cn30xx cn52xxp1; struct cvmx_iob_bist_status_cn30xx cn56xx; struct cvmx_iob_bist_status_cn30xx cn56xxp1; struct cvmx_iob_bist_status_cn30xx cn58xx; struct cvmx_iob_bist_status_cn30xx cn58xxp1; struct cvmx_iob_bist_status_s cn63xx; struct cvmx_iob_bist_status_s cn63xxp1; }; typedef union cvmx_iob_bist_status cvmx_iob_bist_status_t; /** * cvmx_iob_ctl_status * * IOB Control Status = IOB Control and Status Register * * Provides control for IOB functions. */ union cvmx_iob_ctl_status { uint64_t u64; struct cvmx_iob_ctl_status_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_10_63 : 54; uint64_t xmc_per : 4; /**< IBC XMC PUSH EARLY */ uint64_t rr_mode : 1; /**< When set to '1' will enable Round-Robin mode of next transaction that could arbitrate for the XMB. */ uint64_t outb_mat : 1; /**< Was a match on the outbound bus to the inb pattern matchers. PASS2 FIELD. */ uint64_t inb_mat : 1; /**< Was a match on the inbound bus to the inb pattern matchers. PASS2 FIELD. */ uint64_t pko_enb : 1; /**< Toggles the endian style of the FAU for the PKO. '0' is for big-endian and '1' is for little-endian. */ uint64_t dwb_enb : 1; /**< Enables the DWB function of the IOB. */ uint64_t fau_end : 1; /**< Toggles the endian style of the FAU. '0' is for big-endian and '1' is for little-endian. */ #else uint64_t fau_end : 1; uint64_t dwb_enb : 1; uint64_t pko_enb : 1; uint64_t inb_mat : 1; uint64_t outb_mat : 1; uint64_t rr_mode : 1; uint64_t xmc_per : 4; uint64_t reserved_10_63 : 54; #endif } s; struct cvmx_iob_ctl_status_cn30xx { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_5_63 : 59; uint64_t outb_mat : 1; /**< Was a match on the outbound bus to the inb pattern matchers. */ uint64_t inb_mat : 1; /**< Was a match on the inbound bus to the inb pattern matchers. */ uint64_t pko_enb : 1; /**< Toggles the endian style of the FAU for the PKO. '0' is for big-endian and '1' is for little-endian. */ uint64_t dwb_enb : 1; /**< Enables the DWB function of the IOB. */ uint64_t fau_end : 1; /**< Toggles the endian style of the FAU. '0' is for big-endian and '1' is for little-endian. */ #else uint64_t fau_end : 1; uint64_t dwb_enb : 1; uint64_t pko_enb : 1; uint64_t inb_mat : 1; uint64_t outb_mat : 1; uint64_t reserved_5_63 : 59; #endif } cn30xx; struct cvmx_iob_ctl_status_cn30xx cn31xx; struct cvmx_iob_ctl_status_cn30xx cn38xx; struct cvmx_iob_ctl_status_cn30xx cn38xxp2; struct cvmx_iob_ctl_status_cn30xx cn50xx; struct cvmx_iob_ctl_status_cn52xx { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_6_63 : 58; uint64_t rr_mode : 1; /**< When set to '1' will enable Round-Robin mode of next transaction that could arbitrate for the XMB. */ uint64_t outb_mat : 1; /**< Was a match on the outbound bus to the inb pattern matchers. PASS2 FIELD. */ uint64_t inb_mat : 1; /**< Was a match on the inbound bus to the inb pattern matchers. PASS2 FIELD. */ uint64_t pko_enb : 1; /**< Toggles the endian style of the FAU for the PKO. '0' is for big-endian and '1' is for little-endian. */ uint64_t dwb_enb : 1; /**< Enables the DWB function of the IOB. */ uint64_t fau_end : 1; /**< Toggles the endian style of the FAU. '0' is for big-endian and '1' is for little-endian. */ #else uint64_t fau_end : 1; uint64_t dwb_enb : 1; uint64_t pko_enb : 1; uint64_t inb_mat : 1; uint64_t outb_mat : 1; uint64_t rr_mode : 1; uint64_t reserved_6_63 : 58; #endif } cn52xx; struct cvmx_iob_ctl_status_cn30xx cn52xxp1; struct cvmx_iob_ctl_status_cn30xx cn56xx; struct cvmx_iob_ctl_status_cn30xx cn56xxp1; struct cvmx_iob_ctl_status_cn30xx cn58xx; struct cvmx_iob_ctl_status_cn30xx cn58xxp1; struct cvmx_iob_ctl_status_s cn63xx; struct cvmx_iob_ctl_status_s cn63xxp1; }; typedef union cvmx_iob_ctl_status cvmx_iob_ctl_status_t; /** * cvmx_iob_dwb_pri_cnt * * DWB To CMB Priority Counter = Don't Write Back to CMB Priority Counter Enable and Timer Value * * Enables and supplies the timeout count for raising the priority of Don't Write Back request to the L2C. */ union cvmx_iob_dwb_pri_cnt { uint64_t u64; struct cvmx_iob_dwb_pri_cnt_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_16_63 : 48; uint64_t cnt_enb : 1; /**< Enables the raising of CMB access priority when CNT_VAL is reached. */ uint64_t cnt_val : 15; /**< Number of core clocks to wait before raising the priority for access to CMB. */ #else uint64_t cnt_val : 15; uint64_t cnt_enb : 1; uint64_t reserved_16_63 : 48; #endif } s; struct cvmx_iob_dwb_pri_cnt_s cn38xx; struct cvmx_iob_dwb_pri_cnt_s cn38xxp2; struct cvmx_iob_dwb_pri_cnt_s cn52xx; struct cvmx_iob_dwb_pri_cnt_s cn52xxp1; struct cvmx_iob_dwb_pri_cnt_s cn56xx; struct cvmx_iob_dwb_pri_cnt_s cn56xxp1; struct cvmx_iob_dwb_pri_cnt_s cn58xx; struct cvmx_iob_dwb_pri_cnt_s cn58xxp1; struct cvmx_iob_dwb_pri_cnt_s cn63xx; struct cvmx_iob_dwb_pri_cnt_s cn63xxp1; }; typedef union cvmx_iob_dwb_pri_cnt cvmx_iob_dwb_pri_cnt_t; /** * cvmx_iob_fau_timeout * * FAU Timeout = Fetch and Add Unit Tag-Switch Timeout * * How many clokc ticks the FAU unit will wait for a tag-switch before timeing out. * for Queue 0. */ union cvmx_iob_fau_timeout { uint64_t u64; struct cvmx_iob_fau_timeout_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_13_63 : 51; uint64_t tout_enb : 1; /**< The enable for the FAU timeout feature. '1' will enable the timeout, '0' will disable. */ uint64_t tout_val : 12; /**< When a tag request arrives from the PP a timer is started associate with that PP. The timer which increments every 256 eclks is compared to TOUT_VAL. When the two are equal the IOB will flag the tag request to complete as a time-out tag operation. The 256 count timer used to increment the PP associated timer is always running so the first increment of the PP associated timer may occur any where within the first 256 eclks. Note that '0' is an illegal value. */ #else uint64_t tout_val : 12; uint64_t tout_enb : 1; uint64_t reserved_13_63 : 51; #endif } s; struct cvmx_iob_fau_timeout_s cn30xx; struct cvmx_iob_fau_timeout_s cn31xx; struct cvmx_iob_fau_timeout_s cn38xx; struct cvmx_iob_fau_timeout_s cn38xxp2; struct cvmx_iob_fau_timeout_s cn50xx; struct cvmx_iob_fau_timeout_s cn52xx; struct cvmx_iob_fau_timeout_s cn52xxp1; struct cvmx_iob_fau_timeout_s cn56xx; struct cvmx_iob_fau_timeout_s cn56xxp1; struct cvmx_iob_fau_timeout_s cn58xx; struct cvmx_iob_fau_timeout_s cn58xxp1; struct cvmx_iob_fau_timeout_s cn63xx; struct cvmx_iob_fau_timeout_s cn63xxp1; }; typedef union cvmx_iob_fau_timeout cvmx_iob_fau_timeout_t; /** * cvmx_iob_i2c_pri_cnt * * IPD To CMB Store Priority Counter = IPD to CMB Store Priority Counter Enable and Timer Value * * Enables and supplies the timeout count for raising the priority of IPD Store access to the CMB. */ union cvmx_iob_i2c_pri_cnt { uint64_t u64; struct cvmx_iob_i2c_pri_cnt_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_16_63 : 48; uint64_t cnt_enb : 1; /**< Enables the raising of CMB access priority when CNT_VAL is reached. */ uint64_t cnt_val : 15; /**< Number of core clocks to wait before raising the priority for access to CMB. */ #else uint64_t cnt_val : 15; uint64_t cnt_enb : 1; uint64_t reserved_16_63 : 48; #endif } s; struct cvmx_iob_i2c_pri_cnt_s cn38xx; struct cvmx_iob_i2c_pri_cnt_s cn38xxp2; struct cvmx_iob_i2c_pri_cnt_s cn52xx; struct cvmx_iob_i2c_pri_cnt_s cn52xxp1; struct cvmx_iob_i2c_pri_cnt_s cn56xx; struct cvmx_iob_i2c_pri_cnt_s cn56xxp1; struct cvmx_iob_i2c_pri_cnt_s cn58xx; struct cvmx_iob_i2c_pri_cnt_s cn58xxp1; struct cvmx_iob_i2c_pri_cnt_s cn63xx; struct cvmx_iob_i2c_pri_cnt_s cn63xxp1; }; typedef union cvmx_iob_i2c_pri_cnt cvmx_iob_i2c_pri_cnt_t; /** * cvmx_iob_inb_control_match * * IOB_INB_CONTROL_MATCH = IOB Inbound Control Match * * Match pattern for the inbound control to set the INB_MATCH_BIT. PASS-2 Register */ union cvmx_iob_inb_control_match { uint64_t u64; struct cvmx_iob_inb_control_match_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_29_63 : 35; uint64_t mask : 8; /**< Pattern to match on the inbound NCB. */ uint64_t opc : 4; /**< Pattern to match on the inbound NCB. */ uint64_t dst : 9; /**< Pattern to match on the inbound NCB. */ uint64_t src : 8; /**< Pattern to match on the inbound NCB. */ #else uint64_t src : 8; uint64_t dst : 9; uint64_t opc : 4; uint64_t mask : 8; uint64_t reserved_29_63 : 35; #endif } s; struct cvmx_iob_inb_control_match_s cn30xx; struct cvmx_iob_inb_control_match_s cn31xx; struct cvmx_iob_inb_control_match_s cn38xx; struct cvmx_iob_inb_control_match_s cn38xxp2; struct cvmx_iob_inb_control_match_s cn50xx; struct cvmx_iob_inb_control_match_s cn52xx; struct cvmx_iob_inb_control_match_s cn52xxp1; struct cvmx_iob_inb_control_match_s cn56xx; struct cvmx_iob_inb_control_match_s cn56xxp1; struct cvmx_iob_inb_control_match_s cn58xx; struct cvmx_iob_inb_control_match_s cn58xxp1; struct cvmx_iob_inb_control_match_s cn63xx; struct cvmx_iob_inb_control_match_s cn63xxp1; }; typedef union cvmx_iob_inb_control_match cvmx_iob_inb_control_match_t; /** * cvmx_iob_inb_control_match_enb * * IOB_INB_CONTROL_MATCH_ENB = IOB Inbound Control Match Enable * * Enables the match of the corresponding bit in the IOB_INB_CONTROL_MATCH reister. PASS-2 Register */ union cvmx_iob_inb_control_match_enb { uint64_t u64; struct cvmx_iob_inb_control_match_enb_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_29_63 : 35; uint64_t mask : 8; /**< Pattern to match on the inbound NCB. */ uint64_t opc : 4; /**< Pattern to match on the inbound NCB. */ uint64_t dst : 9; /**< Pattern to match on the inbound NCB. */ uint64_t src : 8; /**< Pattern to match on the inbound NCB. */ #else uint64_t src : 8; uint64_t dst : 9; uint64_t opc : 4; uint64_t mask : 8; uint64_t reserved_29_63 : 35; #endif } s; struct cvmx_iob_inb_control_match_enb_s cn30xx; struct cvmx_iob_inb_control_match_enb_s cn31xx; struct cvmx_iob_inb_control_match_enb_s cn38xx; struct cvmx_iob_inb_control_match_enb_s cn38xxp2; struct cvmx_iob_inb_control_match_enb_s cn50xx; struct cvmx_iob_inb_control_match_enb_s cn52xx; struct cvmx_iob_inb_control_match_enb_s cn52xxp1; struct cvmx_iob_inb_control_match_enb_s cn56xx; struct cvmx_iob_inb_control_match_enb_s cn56xxp1; struct cvmx_iob_inb_control_match_enb_s cn58xx; struct cvmx_iob_inb_control_match_enb_s cn58xxp1; struct cvmx_iob_inb_control_match_enb_s cn63xx; struct cvmx_iob_inb_control_match_enb_s cn63xxp1; }; typedef union cvmx_iob_inb_control_match_enb cvmx_iob_inb_control_match_enb_t; /** * cvmx_iob_inb_data_match * * IOB_INB_DATA_MATCH = IOB Inbound Data Match * * Match pattern for the inbound data to set the INB_MATCH_BIT. PASS-2 Register */ union cvmx_iob_inb_data_match { uint64_t u64; struct cvmx_iob_inb_data_match_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t data : 64; /**< Pattern to match on the inbound NCB. */ #else uint64_t data : 64; #endif } s; struct cvmx_iob_inb_data_match_s cn30xx; struct cvmx_iob_inb_data_match_s cn31xx; struct cvmx_iob_inb_data_match_s cn38xx; struct cvmx_iob_inb_data_match_s cn38xxp2; struct cvmx_iob_inb_data_match_s cn50xx; struct cvmx_iob_inb_data_match_s cn52xx; struct cvmx_iob_inb_data_match_s cn52xxp1; struct cvmx_iob_inb_data_match_s cn56xx; struct cvmx_iob_inb_data_match_s cn56xxp1; struct cvmx_iob_inb_data_match_s cn58xx; struct cvmx_iob_inb_data_match_s cn58xxp1; struct cvmx_iob_inb_data_match_s cn63xx; struct cvmx_iob_inb_data_match_s cn63xxp1; }; typedef union cvmx_iob_inb_data_match cvmx_iob_inb_data_match_t; /** * cvmx_iob_inb_data_match_enb * * IOB_INB_DATA_MATCH_ENB = IOB Inbound Data Match Enable * * Enables the match of the corresponding bit in the IOB_INB_DATA_MATCH reister. PASS-2 Register */ union cvmx_iob_inb_data_match_enb { uint64_t u64; struct cvmx_iob_inb_data_match_enb_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t data : 64; /**< Bit to enable match of. */ #else uint64_t data : 64; #endif } s; struct cvmx_iob_inb_data_match_enb_s cn30xx; struct cvmx_iob_inb_data_match_enb_s cn31xx; struct cvmx_iob_inb_data_match_enb_s cn38xx; struct cvmx_iob_inb_data_match_enb_s cn38xxp2; struct cvmx_iob_inb_data_match_enb_s cn50xx; struct cvmx_iob_inb_data_match_enb_s cn52xx; struct cvmx_iob_inb_data_match_enb_s cn52xxp1; struct cvmx_iob_inb_data_match_enb_s cn56xx; struct cvmx_iob_inb_data_match_enb_s cn56xxp1; struct cvmx_iob_inb_data_match_enb_s cn58xx; struct cvmx_iob_inb_data_match_enb_s cn58xxp1; struct cvmx_iob_inb_data_match_enb_s cn63xx; struct cvmx_iob_inb_data_match_enb_s cn63xxp1; }; typedef union cvmx_iob_inb_data_match_enb cvmx_iob_inb_data_match_enb_t; /** * cvmx_iob_int_enb * * IOB_INT_ENB = IOB's Interrupt Enable * * The IOB's interrupt enable register. This is a PASS-2 register. */ union cvmx_iob_int_enb { uint64_t u64; struct cvmx_iob_int_enb_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_6_63 : 58; uint64_t p_dat : 1; /**< When set (1) and bit 5 of the IOB_INT_SUM register is asserted the IOB will assert an interrupt. */ uint64_t np_dat : 1; /**< When set (1) and bit 4 of the IOB_INT_SUM register is asserted the IOB will assert an interrupt. */ uint64_t p_eop : 1; /**< When set (1) and bit 3 of the IOB_INT_SUM register is asserted the IOB will assert an interrupt. */ uint64_t p_sop : 1; /**< When set (1) and bit 2 of the IOB_INT_SUM register is asserted the IOB will assert an interrupt. */ uint64_t np_eop : 1; /**< When set (1) and bit 1 of the IOB_INT_SUM register is asserted the IOB will assert an interrupt. */ uint64_t np_sop : 1; /**< When set (1) and bit 0 of the IOB_INT_SUM register is asserted the IOB will assert an interrupt. */ #else uint64_t np_sop : 1; uint64_t np_eop : 1; uint64_t p_sop : 1; uint64_t p_eop : 1; uint64_t np_dat : 1; uint64_t p_dat : 1; uint64_t reserved_6_63 : 58; #endif } s; struct cvmx_iob_int_enb_cn30xx { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_4_63 : 60; uint64_t p_eop : 1; /**< When set (1) and bit 3 of the IOB_INT_SUM register is asserted the IOB will assert an interrupt. */ uint64_t p_sop : 1; /**< When set (1) and bit 2 of the IOB_INT_SUM register is asserted the IOB will assert an interrupt. */ uint64_t np_eop : 1; /**< When set (1) and bit 1 of the IOB_INT_SUM register is asserted the IOB will assert an interrupt. */ uint64_t np_sop : 1; /**< When set (1) and bit 0 of the IOB_INT_SUM register is asserted the IOB will assert an interrupt. */ #else uint64_t np_sop : 1; uint64_t np_eop : 1; uint64_t p_sop : 1; uint64_t p_eop : 1; uint64_t reserved_4_63 : 60; #endif } cn30xx; struct cvmx_iob_int_enb_cn30xx cn31xx; struct cvmx_iob_int_enb_cn30xx cn38xx; struct cvmx_iob_int_enb_cn30xx cn38xxp2; struct cvmx_iob_int_enb_s cn50xx; struct cvmx_iob_int_enb_s cn52xx; struct cvmx_iob_int_enb_s cn52xxp1; struct cvmx_iob_int_enb_s cn56xx; struct cvmx_iob_int_enb_s cn56xxp1; struct cvmx_iob_int_enb_s cn58xx; struct cvmx_iob_int_enb_s cn58xxp1; struct cvmx_iob_int_enb_s cn63xx; struct cvmx_iob_int_enb_s cn63xxp1; }; typedef union cvmx_iob_int_enb cvmx_iob_int_enb_t; /** * cvmx_iob_int_sum * * IOB_INT_SUM = IOB's Interrupt Summary Register * * Contains the diffrent interrupt summary bits of the IOB. This is a PASS-2 register. */ union cvmx_iob_int_sum { uint64_t u64; struct cvmx_iob_int_sum_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_6_63 : 58; uint64_t p_dat : 1; /**< Set when a data arrives before a SOP for the same port for a passthrough packet. The first detected error associated with bits [5:0] of this register will only be set here. A new bit can be set when the previous reported bit is cleared. */ uint64_t np_dat : 1; /**< Set when a data arrives before a SOP for the same port for a non-passthrough packet. The first detected error associated with bits [5:0] of this register will only be set here. A new bit can be set when the previous reported bit is cleared. */ uint64_t p_eop : 1; /**< Set when a EOP is followed by an EOP for the same port for a passthrough packet. The first detected error associated with bits [5:0] of this register will only be set here. A new bit can be set when the previous reported bit is cleared. */ uint64_t p_sop : 1; /**< Set when a SOP is followed by an SOP for the same port for a passthrough packet. The first detected error associated with bits [5:0] of this register will only be set here. A new bit can be set when the previous reported bit is cleared. */ uint64_t np_eop : 1; /**< Set when a EOP is followed by an EOP for the same port for a non-passthrough packet. The first detected error associated with bits [5:0] of this register will only be set here. A new bit can be set when the previous reported bit is cleared. */ uint64_t np_sop : 1; /**< Set when a SOP is followed by an SOP for the same port for a non-passthrough packet. The first detected error associated with bits [5:0] of this register will only be set here. A new bit can be set when the previous reported bit is cleared. */ #else uint64_t np_sop : 1; uint64_t np_eop : 1; uint64_t p_sop : 1; uint64_t p_eop : 1; uint64_t np_dat : 1; uint64_t p_dat : 1; uint64_t reserved_6_63 : 58; #endif } s; struct cvmx_iob_int_sum_cn30xx { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_4_63 : 60; uint64_t p_eop : 1; /**< Set when a EOP is followed by an EOP for the same port for a passthrough packet. The first detected error associated with bits [3:0] of this register will only be set here. A new bit can be set when the previous reported bit is cleared. */ uint64_t p_sop : 1; /**< Set when a SOP is followed by an SOP for the same port for a passthrough packet. The first detected error associated with bits [3:0] of this register will only be set here. A new bit can be set when the previous reported bit is cleared. */ uint64_t np_eop : 1; /**< Set when a EOP is followed by an EOP for the same port for a non-passthrough packet. The first detected error associated with bits [3:0] of this register will only be set here. A new bit can be set when the previous reported bit is cleared. */ uint64_t np_sop : 1; /**< Set when a SOP is followed by an SOP for the same port for a non-passthrough packet. The first detected error associated with bits [3:0] of this register will only be set here. A new bit can be set when the previous reported bit is cleared. */ #else uint64_t np_sop : 1; uint64_t np_eop : 1; uint64_t p_sop : 1; uint64_t p_eop : 1; uint64_t reserved_4_63 : 60; #endif } cn30xx; struct cvmx_iob_int_sum_cn30xx cn31xx; struct cvmx_iob_int_sum_cn30xx cn38xx; struct cvmx_iob_int_sum_cn30xx cn38xxp2; struct cvmx_iob_int_sum_s cn50xx; struct cvmx_iob_int_sum_s cn52xx; struct cvmx_iob_int_sum_s cn52xxp1; struct cvmx_iob_int_sum_s cn56xx; struct cvmx_iob_int_sum_s cn56xxp1; struct cvmx_iob_int_sum_s cn58xx; struct cvmx_iob_int_sum_s cn58xxp1; struct cvmx_iob_int_sum_s cn63xx; struct cvmx_iob_int_sum_s cn63xxp1; }; typedef union cvmx_iob_int_sum cvmx_iob_int_sum_t; /** * cvmx_iob_n2c_l2c_pri_cnt * * NCB To CMB L2C Priority Counter = NCB to CMB L2C Priority Counter Enable and Timer Value * * Enables and supplies the timeout count for raising the priority of NCB Store/Load access to the CMB. */ union cvmx_iob_n2c_l2c_pri_cnt { uint64_t u64; struct cvmx_iob_n2c_l2c_pri_cnt_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_16_63 : 48; uint64_t cnt_enb : 1; /**< Enables the raising of CMB access priority when CNT_VAL is reached. */ uint64_t cnt_val : 15; /**< Number of core clocks to wait before raising the priority for access to CMB. */ #else uint64_t cnt_val : 15; uint64_t cnt_enb : 1; uint64_t reserved_16_63 : 48; #endif } s; struct cvmx_iob_n2c_l2c_pri_cnt_s cn38xx; struct cvmx_iob_n2c_l2c_pri_cnt_s cn38xxp2; struct cvmx_iob_n2c_l2c_pri_cnt_s cn52xx; struct cvmx_iob_n2c_l2c_pri_cnt_s cn52xxp1; struct cvmx_iob_n2c_l2c_pri_cnt_s cn56xx; struct cvmx_iob_n2c_l2c_pri_cnt_s cn56xxp1; struct cvmx_iob_n2c_l2c_pri_cnt_s cn58xx; struct cvmx_iob_n2c_l2c_pri_cnt_s cn58xxp1; struct cvmx_iob_n2c_l2c_pri_cnt_s cn63xx; struct cvmx_iob_n2c_l2c_pri_cnt_s cn63xxp1; }; typedef union cvmx_iob_n2c_l2c_pri_cnt cvmx_iob_n2c_l2c_pri_cnt_t; /** * cvmx_iob_n2c_rsp_pri_cnt * * NCB To CMB Response Priority Counter = NCB to CMB Response Priority Counter Enable and Timer Value * * Enables and supplies the timeout count for raising the priority of NCB Responses access to the CMB. */ union cvmx_iob_n2c_rsp_pri_cnt { uint64_t u64; struct cvmx_iob_n2c_rsp_pri_cnt_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_16_63 : 48; uint64_t cnt_enb : 1; /**< Enables the raising of CMB access priority when CNT_VAL is reached. */ uint64_t cnt_val : 15; /**< Number of core clocks to wait before raising the priority for access to CMB. */ #else uint64_t cnt_val : 15; uint64_t cnt_enb : 1; uint64_t reserved_16_63 : 48; #endif } s; struct cvmx_iob_n2c_rsp_pri_cnt_s cn38xx; struct cvmx_iob_n2c_rsp_pri_cnt_s cn38xxp2; struct cvmx_iob_n2c_rsp_pri_cnt_s cn52xx; struct cvmx_iob_n2c_rsp_pri_cnt_s cn52xxp1; struct cvmx_iob_n2c_rsp_pri_cnt_s cn56xx; struct cvmx_iob_n2c_rsp_pri_cnt_s cn56xxp1; struct cvmx_iob_n2c_rsp_pri_cnt_s cn58xx; struct cvmx_iob_n2c_rsp_pri_cnt_s cn58xxp1; struct cvmx_iob_n2c_rsp_pri_cnt_s cn63xx; struct cvmx_iob_n2c_rsp_pri_cnt_s cn63xxp1; }; typedef union cvmx_iob_n2c_rsp_pri_cnt cvmx_iob_n2c_rsp_pri_cnt_t; /** * cvmx_iob_outb_com_pri_cnt * * Commit To NCB Priority Counter = Commit to NCB Priority Counter Enable and Timer Value * * Enables and supplies the timeout count for raising the priority of Commit request to the Outbound NCB. */ union cvmx_iob_outb_com_pri_cnt { uint64_t u64; struct cvmx_iob_outb_com_pri_cnt_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_16_63 : 48; uint64_t cnt_enb : 1; /**< Enables the raising of NCB access priority when CNT_VAL is reached. */ uint64_t cnt_val : 15; /**< Number of core clocks to wait before raising the priority for access to NCB. */ #else uint64_t cnt_val : 15; uint64_t cnt_enb : 1; uint64_t reserved_16_63 : 48; #endif } s; struct cvmx_iob_outb_com_pri_cnt_s cn38xx; struct cvmx_iob_outb_com_pri_cnt_s cn38xxp2; struct cvmx_iob_outb_com_pri_cnt_s cn52xx; struct cvmx_iob_outb_com_pri_cnt_s cn52xxp1; struct cvmx_iob_outb_com_pri_cnt_s cn56xx; struct cvmx_iob_outb_com_pri_cnt_s cn56xxp1; struct cvmx_iob_outb_com_pri_cnt_s cn58xx; struct cvmx_iob_outb_com_pri_cnt_s cn58xxp1; struct cvmx_iob_outb_com_pri_cnt_s cn63xx; struct cvmx_iob_outb_com_pri_cnt_s cn63xxp1; }; typedef union cvmx_iob_outb_com_pri_cnt cvmx_iob_outb_com_pri_cnt_t; /** * cvmx_iob_outb_control_match * * IOB_OUTB_CONTROL_MATCH = IOB Outbound Control Match * * Match pattern for the outbound control to set the OUTB_MATCH_BIT. PASS-2 Register */ union cvmx_iob_outb_control_match { uint64_t u64; struct cvmx_iob_outb_control_match_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_26_63 : 38; uint64_t mask : 8; /**< Pattern to match on the outbound NCB. */ uint64_t eot : 1; /**< Pattern to match on the outbound NCB. */ uint64_t dst : 8; /**< Pattern to match on the outbound NCB. */ uint64_t src : 9; /**< Pattern to match on the outbound NCB. */ #else uint64_t src : 9; uint64_t dst : 8; uint64_t eot : 1; uint64_t mask : 8; uint64_t reserved_26_63 : 38; #endif } s; struct cvmx_iob_outb_control_match_s cn30xx; struct cvmx_iob_outb_control_match_s cn31xx; struct cvmx_iob_outb_control_match_s cn38xx; struct cvmx_iob_outb_control_match_s cn38xxp2; struct cvmx_iob_outb_control_match_s cn50xx; struct cvmx_iob_outb_control_match_s cn52xx; struct cvmx_iob_outb_control_match_s cn52xxp1; struct cvmx_iob_outb_control_match_s cn56xx; struct cvmx_iob_outb_control_match_s cn56xxp1; struct cvmx_iob_outb_control_match_s cn58xx; struct cvmx_iob_outb_control_match_s cn58xxp1; struct cvmx_iob_outb_control_match_s cn63xx; struct cvmx_iob_outb_control_match_s cn63xxp1; }; typedef union cvmx_iob_outb_control_match cvmx_iob_outb_control_match_t; /** * cvmx_iob_outb_control_match_enb * * IOB_OUTB_CONTROL_MATCH_ENB = IOB Outbound Control Match Enable * * Enables the match of the corresponding bit in the IOB_OUTB_CONTROL_MATCH reister. PASS-2 Register */ union cvmx_iob_outb_control_match_enb { uint64_t u64; struct cvmx_iob_outb_control_match_enb_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_26_63 : 38; uint64_t mask : 8; /**< Pattern to match on the outbound NCB. */ uint64_t eot : 1; /**< Pattern to match on the outbound NCB. */ uint64_t dst : 8; /**< Pattern to match on the outbound NCB. */ uint64_t src : 9; /**< Pattern to match on the outbound NCB. */ #else uint64_t src : 9; uint64_t dst : 8; uint64_t eot : 1; uint64_t mask : 8; uint64_t reserved_26_63 : 38; #endif } s; struct cvmx_iob_outb_control_match_enb_s cn30xx; struct cvmx_iob_outb_control_match_enb_s cn31xx; struct cvmx_iob_outb_control_match_enb_s cn38xx; struct cvmx_iob_outb_control_match_enb_s cn38xxp2; struct cvmx_iob_outb_control_match_enb_s cn50xx; struct cvmx_iob_outb_control_match_enb_s cn52xx; struct cvmx_iob_outb_control_match_enb_s cn52xxp1; struct cvmx_iob_outb_control_match_enb_s cn56xx; struct cvmx_iob_outb_control_match_enb_s cn56xxp1; struct cvmx_iob_outb_control_match_enb_s cn58xx; struct cvmx_iob_outb_control_match_enb_s cn58xxp1; struct cvmx_iob_outb_control_match_enb_s cn63xx; struct cvmx_iob_outb_control_match_enb_s cn63xxp1; }; typedef union cvmx_iob_outb_control_match_enb cvmx_iob_outb_control_match_enb_t; /** * cvmx_iob_outb_data_match * * IOB_OUTB_DATA_MATCH = IOB Outbound Data Match * * Match pattern for the outbound data to set the OUTB_MATCH_BIT. PASS-2 Register */ union cvmx_iob_outb_data_match { uint64_t u64; struct cvmx_iob_outb_data_match_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t data : 64; /**< Pattern to match on the outbound NCB. */ #else uint64_t data : 64; #endif } s; struct cvmx_iob_outb_data_match_s cn30xx; struct cvmx_iob_outb_data_match_s cn31xx; struct cvmx_iob_outb_data_match_s cn38xx; struct cvmx_iob_outb_data_match_s cn38xxp2; struct cvmx_iob_outb_data_match_s cn50xx; struct cvmx_iob_outb_data_match_s cn52xx; struct cvmx_iob_outb_data_match_s cn52xxp1; struct cvmx_iob_outb_data_match_s cn56xx; struct cvmx_iob_outb_data_match_s cn56xxp1; struct cvmx_iob_outb_data_match_s cn58xx; struct cvmx_iob_outb_data_match_s cn58xxp1; struct cvmx_iob_outb_data_match_s cn63xx; struct cvmx_iob_outb_data_match_s cn63xxp1; }; typedef union cvmx_iob_outb_data_match cvmx_iob_outb_data_match_t; /** * cvmx_iob_outb_data_match_enb * * IOB_OUTB_DATA_MATCH_ENB = IOB Outbound Data Match Enable * * Enables the match of the corresponding bit in the IOB_OUTB_DATA_MATCH reister. PASS-2 Register */ union cvmx_iob_outb_data_match_enb { uint64_t u64; struct cvmx_iob_outb_data_match_enb_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t data : 64; /**< Bit to enable match of. */ #else uint64_t data : 64; #endif } s; struct cvmx_iob_outb_data_match_enb_s cn30xx; struct cvmx_iob_outb_data_match_enb_s cn31xx; struct cvmx_iob_outb_data_match_enb_s cn38xx; struct cvmx_iob_outb_data_match_enb_s cn38xxp2; struct cvmx_iob_outb_data_match_enb_s cn50xx; struct cvmx_iob_outb_data_match_enb_s cn52xx; struct cvmx_iob_outb_data_match_enb_s cn52xxp1; struct cvmx_iob_outb_data_match_enb_s cn56xx; struct cvmx_iob_outb_data_match_enb_s cn56xxp1; struct cvmx_iob_outb_data_match_enb_s cn58xx; struct cvmx_iob_outb_data_match_enb_s cn58xxp1; struct cvmx_iob_outb_data_match_enb_s cn63xx; struct cvmx_iob_outb_data_match_enb_s cn63xxp1; }; typedef union cvmx_iob_outb_data_match_enb cvmx_iob_outb_data_match_enb_t; /** * cvmx_iob_outb_fpa_pri_cnt * * FPA To NCB Priority Counter = FPA Returns to NCB Priority Counter Enable and Timer Value * * Enables and supplies the timeout count for raising the priority of FPA Rreturn Page request to the Outbound NCB. */ union cvmx_iob_outb_fpa_pri_cnt { uint64_t u64; struct cvmx_iob_outb_fpa_pri_cnt_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_16_63 : 48; uint64_t cnt_enb : 1; /**< Enables the raising of NCB access priority when CNT_VAL is reached. */ uint64_t cnt_val : 15; /**< Number of core clocks to wait before raising the priority for access to NCB. */ #else uint64_t cnt_val : 15; uint64_t cnt_enb : 1; uint64_t reserved_16_63 : 48; #endif } s; struct cvmx_iob_outb_fpa_pri_cnt_s cn38xx; struct cvmx_iob_outb_fpa_pri_cnt_s cn38xxp2; struct cvmx_iob_outb_fpa_pri_cnt_s cn52xx; struct cvmx_iob_outb_fpa_pri_cnt_s cn52xxp1; struct cvmx_iob_outb_fpa_pri_cnt_s cn56xx; struct cvmx_iob_outb_fpa_pri_cnt_s cn56xxp1; struct cvmx_iob_outb_fpa_pri_cnt_s cn58xx; struct cvmx_iob_outb_fpa_pri_cnt_s cn58xxp1; struct cvmx_iob_outb_fpa_pri_cnt_s cn63xx; struct cvmx_iob_outb_fpa_pri_cnt_s cn63xxp1; }; typedef union cvmx_iob_outb_fpa_pri_cnt cvmx_iob_outb_fpa_pri_cnt_t; /** * cvmx_iob_outb_req_pri_cnt * * Request To NCB Priority Counter = Request to NCB Priority Counter Enable and Timer Value * * Enables and supplies the timeout count for raising the priority of Request transfers to the Outbound NCB. */ union cvmx_iob_outb_req_pri_cnt { uint64_t u64; struct cvmx_iob_outb_req_pri_cnt_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_16_63 : 48; uint64_t cnt_enb : 1; /**< Enables the raising of NCB access priority when CNT_VAL is reached. */ uint64_t cnt_val : 15; /**< Number of core clocks to wait before raising the priority for access to NCB. */ #else uint64_t cnt_val : 15; uint64_t cnt_enb : 1; uint64_t reserved_16_63 : 48; #endif } s; struct cvmx_iob_outb_req_pri_cnt_s cn38xx; struct cvmx_iob_outb_req_pri_cnt_s cn38xxp2; struct cvmx_iob_outb_req_pri_cnt_s cn52xx; struct cvmx_iob_outb_req_pri_cnt_s cn52xxp1; struct cvmx_iob_outb_req_pri_cnt_s cn56xx; struct cvmx_iob_outb_req_pri_cnt_s cn56xxp1; struct cvmx_iob_outb_req_pri_cnt_s cn58xx; struct cvmx_iob_outb_req_pri_cnt_s cn58xxp1; struct cvmx_iob_outb_req_pri_cnt_s cn63xx; struct cvmx_iob_outb_req_pri_cnt_s cn63xxp1; }; typedef union cvmx_iob_outb_req_pri_cnt cvmx_iob_outb_req_pri_cnt_t; /** * cvmx_iob_p2c_req_pri_cnt * * PKO To CMB Response Priority Counter = PKO to CMB Response Priority Counter Enable and Timer Value * * Enables and supplies the timeout count for raising the priority of PKO Load access to the CMB. */ union cvmx_iob_p2c_req_pri_cnt { uint64_t u64; struct cvmx_iob_p2c_req_pri_cnt_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_16_63 : 48; uint64_t cnt_enb : 1; /**< Enables the raising of CMB access priority when CNT_VAL is reached. */ uint64_t cnt_val : 15; /**< Number of core clocks to wait before raising the priority for access to CMB. */ #else uint64_t cnt_val : 15; uint64_t cnt_enb : 1; uint64_t reserved_16_63 : 48; #endif } s; struct cvmx_iob_p2c_req_pri_cnt_s cn38xx; struct cvmx_iob_p2c_req_pri_cnt_s cn38xxp2; struct cvmx_iob_p2c_req_pri_cnt_s cn52xx; struct cvmx_iob_p2c_req_pri_cnt_s cn52xxp1; struct cvmx_iob_p2c_req_pri_cnt_s cn56xx; struct cvmx_iob_p2c_req_pri_cnt_s cn56xxp1; struct cvmx_iob_p2c_req_pri_cnt_s cn58xx; struct cvmx_iob_p2c_req_pri_cnt_s cn58xxp1; struct cvmx_iob_p2c_req_pri_cnt_s cn63xx; struct cvmx_iob_p2c_req_pri_cnt_s cn63xxp1; }; typedef union cvmx_iob_p2c_req_pri_cnt cvmx_iob_p2c_req_pri_cnt_t; /** * cvmx_iob_pkt_err * * IOB_PKT_ERR = IOB Packet Error Register * * Provides status about the failing packet recevie error. This is a PASS-2 register. */ union cvmx_iob_pkt_err { uint64_t u64; struct cvmx_iob_pkt_err_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_12_63 : 52; uint64_t vport : 6; /**< When IOB_INT_SUM[3:0] bit is set, this field latches the failing vport associate with the IOB_INT_SUM[3:0] bit set. */ uint64_t port : 6; /**< When IOB_INT_SUM[3:0] bit is set, this field latches the failing port associate with the IOB_INT_SUM[3:0] bit set. */ #else uint64_t port : 6; uint64_t vport : 6; uint64_t reserved_12_63 : 52; #endif } s; struct cvmx_iob_pkt_err_cn30xx { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_6_63 : 58; uint64_t port : 6; /**< When IOB_INT_SUM[3:0] bit is set, this field latches the failing port associate with the IOB_INT_SUM[3:0] bit set. */ #else uint64_t port : 6; uint64_t reserved_6_63 : 58; #endif } cn30xx; struct cvmx_iob_pkt_err_cn30xx cn31xx; struct cvmx_iob_pkt_err_cn30xx cn38xx; struct cvmx_iob_pkt_err_cn30xx cn38xxp2; struct cvmx_iob_pkt_err_cn30xx cn50xx; struct cvmx_iob_pkt_err_cn30xx cn52xx; struct cvmx_iob_pkt_err_cn30xx cn52xxp1; struct cvmx_iob_pkt_err_cn30xx cn56xx; struct cvmx_iob_pkt_err_cn30xx cn56xxp1; struct cvmx_iob_pkt_err_cn30xx cn58xx; struct cvmx_iob_pkt_err_cn30xx cn58xxp1; struct cvmx_iob_pkt_err_s cn63xx; struct cvmx_iob_pkt_err_s cn63xxp1; }; typedef union cvmx_iob_pkt_err cvmx_iob_pkt_err_t; /** * cvmx_iob_to_cmb_credits * * IOB_TO_CMB_CREDITS = IOB To CMB Credits * * Controls the number of reads and writes that may be outstanding to the L2C (via the CMB). */ union cvmx_iob_to_cmb_credits { uint64_t u64; struct cvmx_iob_to_cmb_credits_s { #if __BYTE_ORDER == __BIG_ENDIAN uint64_t reserved_9_63 : 55; uint64_t pko_rd : 3; /**< Number of PKO reads that can be out to L2C where 0 == 8-credits. */ uint64_t ncb_rd : 3; /**< Number of NCB reads that can be out to L2C where 0 == 8-credits. */ uint64_t ncb_wr : 3; /**< Number of NCB/PKI writes that can be out to L2C where 0 == 8-credits. */ #else uint64_t ncb_wr : 3; uint64_t ncb_rd : 3; uint64_t pko_rd : 3; uint64_t reserved_9_63 : 55; #endif } s; struct cvmx_iob_to_cmb_credits_s cn52xx; struct cvmx_iob_to_cmb_credits_s cn63xx; struct cvmx_iob_to_cmb_credits_s cn63xxp1; }; typedef union cvmx_iob_to_cmb_credits cvmx_iob_to_cmb_credits_t; #endif